# WIDAR BINARY LAG SET FORMAT SPECIFICATION

Martin Pokorny

## Revision history

| Revision | Date       | Description           | Name |
|----------|------------|-----------------------|------|
| 0.1      | 4 Jan 2008 | Initial draft version | mpp  |

### Contents

| 1 | Introduc | tion 1          |
|---|----------|-----------------|
| 2 | Format   |                 |
|   | 2.1      | Output products |
|   | 2.2      | Lag sets        |
|   |          | 2.2.1 Fields 2  |

## **Tables**

| 1 | Binary lag set | 2     |
|---|----------------|-------|
| 1 | Dinary rag see | <br>_ |

WIDAR Binary Lag Set Format Specification

#### 1 Introduction

The WIDAR binary lag set format is an intermediate output format for files produced by the WIDAR correlator backend. The format is designed primarily for WIDAR system diagnostics, and is not appropriate for science purposes. Files produced in the format are intended to provide a record of the lag sets assembled by the backend from lag frames received from the WIDAR baseline boards, without loss of any information carried by the lag frames. Nearly all of the fields in the lag frames comprising a lag set are recorded in the binary lag set format; the only exceptions being those fields that that are constant in all (valid) LTA output data frames. Several additional fields are present in the binary lag set format for completeness.

The format described in this document is intentionally very similar to the LTA output data frame format, and no attempt is made herein to describe in much detail those fields appearing in both formats. Please refer to the LTA Controller FPGA RFS document<sup>1</sup> for further information on the LTA output data frame format.

#### 2 Format

#### 2.1 Output products

The assembly of lag sets by the correlator backend is determined by the backend configuration. Each lag set belongs to a correlator output product defined by the backend configuration, and the binary lag set files produced by the backend are organized by output product. Within any such file, the lag sets are ordered by time, and lag sets appear in a sequence without any extra padding between adjacent lag sets.

Aside from the requirement that all lag sets in a file in the binary lag set format belong to the same output product, no other requirement is imposed on the files. In particular, a file may contain any number of lag sets, and the naming of files is left unspecified.

#### 2.2 Lag sets

A schematic representation of a lag set in the binary lag set format is given in Table 1.

Any frames of a lag set that were not received by the correlator backend (within some timeout interval) are, nevertheless, present in the lag set as recorded in the binary lag set format. All of the fields in the lag set associated with the missing lag frames are set to zero. Thus, the size of a lag set is fixed for a given output product, and all of the records in a sequence of lag sets in an output product have the same size.

WIDAR document number A25091N0000, available at http://www.drao-ofr.hia-iha.nrc-cnrc.gc.ca/science/widar/private/BaselineBoard/A25091N0000\_LTACntrlRFS\_V1.4\_Aug23-07.pdf.

|                        | word                                                             | data word                         |         |           |              |         |           |              |     |       |               |
|------------------------|------------------------------------------------------------------|-----------------------------------|---------|-----------|--------------|---------|-----------|--------------|-----|-------|---------------|
| block                  | offset                                                           | 28                                | 8 2     | 4 20      | 16           | 3 1     | <b>12</b> | 8            | 3   | 4     | 0             |
|                        | 0                                                                | 1 1 1 1                           | 1 1 0 0 | 0 0 0 1 1 | 1 1 1 0      | 0 0 0   | 0         | 1 1 1 1      | 1 0 | 0 0 0 | 0   0   1   1 |
| Lag set headers        | 1                                                                | BBID- SBID-Y SID-Y BBID- SBID-X S |         |           |              | SID     | -X        |              |     |       |               |
|                        | 2                                                                | $Num\_Frames (= M + 1)$           |         |           |              |         |           |              |     |       |               |
|                        | 3                                                                | Start_BlockY                      |         | NB        | locks        | nlags   |           | ChipID       |     | CCC#  | CS-Valid      |
|                        | 4                                                                | STA- FRAME_ TUS_BITS              |         | COUNT     | RECIRC_BLK-Y |         |           | RECIRC_BLK-X |     |       |               |
| Lag frame              | 5                                                                | TIMESTAMP-0                       |         |           |              |         |           |              |     |       |               |
| 0 headers              | 6                                                                | TIMESTAMP-1                       |         |           |              |         |           |              |     |       |               |
|                        | 7                                                                | DVCOUNT-Center                    |         |           |              |         |           |              |     |       |               |
|                        | 8                                                                | DVCOUNT-Edge                      |         |           |              |         |           |              |     |       |               |
|                        | 9                                                                | Board S/N LTA Bin #               |         |           |              | #       |           |              |     |       |               |
|                        | 10                                                               | Checksum                          |         |           |              |         |           |              |     |       |               |
| Lag frame<br>1 headers | 1118                                                             |                                   |         |           |              |         |           |              |     |       |               |
| :                      | :                                                                | :                                 |         |           |              |         |           |              |     |       |               |
| Lag frame<br>M headers | $ \begin{vmatrix} (3 + \\ 8M) \dots (10 + \\ 8M) \end{vmatrix} $ |                                   |         |           |              |         |           |              |     |       |               |
|                        | 11 + 8M                                                          | $Num\_Lags (= N + 1)$             |         |           |              |         |           |              |     |       |               |
|                        | 12 + 8M                                                          | Lag 0-In_phase                    |         |           |              |         |           |              |     |       |               |
|                        | 13 + 8M                                                          | Lag0-Quadrature                   |         |           |              |         |           |              |     |       |               |
|                        | 14 + 8M                                                          | Lag1-In_phase                     |         |           |              |         |           |              |     |       |               |
| Lags                   | 15 + 8M                                                          | Lag1-Quadrature                   |         |           |              |         |           |              |     |       |               |
| Lags                   | :                                                                | :                                 |         |           |              |         |           |              |     |       |               |
|                        | $ \begin{array}{c c} 12 + \\ 8M + 2N \end{array} $               | LagN-In_phase                     |         |           |              |         |           |              |     |       |               |
|                        | 13 + 8M + 2N                                                     |                                   |         |           | LagN-Q       | uadratu | ire       |              |     |       |               |

 ${\bf Table \ 1} \quad {\rm Binary \ lag \ set}$ 

#### **2.2.1** Fields

Comments on some of the fields of the binary lag set format are provided below. Any field in the format that is not associated with the comments below is unchanged from the homonymous field in

the LTA output data frame format. Note, however, that the endianness of the words in the binary lag set format is left unspecified (in contrast to the LTA data frame format).

#### Word 0

Synchronization word; also useful for determining the endianness of the binary data words.

#### $Num\_Frames$

Number of frames comprising the lag set.

#### **CS-Valid**

Boolean value representing the validity of the frame checksum. If the frame checksum is invalid (as determined by the correlator backend), the value of this field is zero; otherwise, the value is non-zero. This field exists only for convenience; the original LTA output frame could always be reconstructed, and the checksum validated by the reader of a lag set.

#### Num\_Lags

Number of complex lags in the lag set.

#### Lags

The lags are ordered as determined by the output product specification (given as part of the correlator backend configuration).